# Modern Education and Computer Science PREJ

# The Major Physical Layer Constraints of Fiber Optical fiber Packet Switch Architectures

Mr. Devesh Pratap Singh B.B.D. University, Lucknow, India *E-mail: deveshpratap.*85@gmail.com

Abstract — Many optical packet switch (OPS) architectures are proposed and demonstrated. In the design of these architectures, most of the attention is paid on the network layer parameters like high through put (low packet loss probability) and low latency, etc. and to achieve these goals. The structure of the architectures becomes very complex. In real scenarios, these architectures may not work efficiently because of physical layer constraints. Hence, cross layer optimization needs to be considered. This paper addresses the major physical layer constraints, and it has been found that the optical packet switch architecture can work efficiently within the bounded regimes which can be called as an operation window.

*Index Terms* — Tunable Wavelength Converter (TW C), Optical Packet Switch, Multi-Wavelength Buffer, Loop Buffer

# I. Introduction

The important functionalities of photonic packet switching <sup>[1]</sup> are packet synchronization, clock recovery, packet routing, control, contention resolution and packet header replacement. In OPS, buffering is required when more packets arrive for the same destination than there are output ports available leading to that destination. One of the contending packets will be directed to the output port that will lead the packet towards destination, and rests of them have to be stored in random access memory (RAM). True all-optical RAM for photonic packet switching is still very challenging <sup>[2]</sup>, and current proposed OPS switch architectures and proof-of-concept implementations still rely on fiber delay lines (FDL). To realize the buffering using FDL, some additional components are also required and thus give rise to the birth of many optical packet switch architectures. The overviews of some of the existing optical packet switch architectures are well described in <sup>[1]</sup>. In broad sense, optical packet switch architecture can be classified into three categories:

- 1. Wavelength routed photonic packet switch, <sup>[3]-[6]</sup>.
- 2. Broad-cast and select type switch, <sup>[7]-[14]</sup>.
- 3. (AWG)/Space switch based packet switch <sup>[15]-[21]</sup>.

Overall, the design of the optical packet switch architecture is a complex problem and in most of the architectures, one problem is suppressed at the expense of other. In few architectures, physical layer problems have been mitigated with a complex control structure. Generally the performance of the switches is measured in terms of packet loss probability and average delay; these parameters can only provide behavior of the switch at the network layer. But parameters related to physical layer have not been discussed, which also plays an important role in the performance of the switch architectures. In this paper, impact of physical layer parameters is investigated on the switch and operation window is derived in which switch can work effectively. We have also shown the effect of physical layer impairments on the packet loss probability. The concept of the operation window is elaborated by considering multi-wavelength optical two packet switch architectures. The list of all the parameters considered in this paper is presented in Table 3.

The paper is organized as follows. In section II, The Major Physical Layer Constraints with Operating Window is discussed. Design parameters, design Constraints and motivation are discussed in section III of the paper. Section IV concludes the paper.

| Table 1: Critical Attributes and their Effect |
|-----------------------------------------------|
|-----------------------------------------------|

| Attribute   | Effect                                | Reference |
|-------------|---------------------------------------|-----------|
| Attenuation | Scaling become Critical               | [22]      |
| Dispersion  | Bit Rate gets limited                 | [22]      |
| ASE Noise   | Number of re-circulation gets reduced | [22]      |
| FWM         | Number of re-circulation gets reduced | [22]      |

Table 2: Performance Evaluation under Various Attributes

| Performance Measure                                     |      |  |
|---------------------------------------------------------|------|--|
| Loss, power, noise and BER analysis                     | [22] |  |
| Affect of FWM                                           | [22] |  |
| Placement of Regenerators                               | [25] |  |
| Packet Loss Probability (Without Re-circulation Limits) | [26] |  |
| Packet Loss Probability (With Re-circulation Limits)    | [27] |  |
| Packet Loss Probability (In presence of Regeneration)   | [12] |  |



Fig. 1: Description of architecture A1

# II. The Major Physical Layer Constraints with Operating Window

In past many loop buffer based architectures have been proposed and demonstrated, and comparative study of some of the loop buffer based architectures is performed in <sup>[14]</sup> and it was found that the architecture (A1) shown in Figure 1, performs better than other compared architectures in terms of packet loss probability and other functionalities (control points, buffer usage, loss analysis). Here, in this paper we have celebrated the concept of operation window by considering architecture A1.

### 2.1 Operation Window

In optical packet switched system, the various attributes like attenuation, dispersion, bit-rate, buffering capacity are interdependent. Hence, the overall design of OPS architecture is very complex and proper design guidelines cannot be fixed easily. Here, we have made an attempt to provide fundamental guidelines in terms of `operation window'. The size of the operation window of the optical communication depends on large number of attributes (nearly countless) and most important one are shown in Figure 2. These constraints push the switch operation in narrow region. The operation window start to shrink as any one of the above mentioned effects starts to dominate. For example, as the number of input channels increases (N)

(N) the total power propagating through the fiber  $(\sum_{n=1}^{N} NP)$ 

increases 
$$\sum_{i=1}^{n} P_i$$
 here  $P_i$  is the power of

<sup>*l*</sup> channel ) and due to the non-linear effect, the size of the operation window starts to shrink (Figure 2). The physical layer constraints that critically effect the performance of the architectures are: attenuation, dispersion and noises of the various components. Dispersion limits the maximum possible bit rate; minimum possible loop length limits minimum possible storage in the buffer. Buffer depth (maximum number of possible wavelengths in the buffer) is limited by the insertion loss. The length of the unit slot which is equal

to the length of the fiber loop (  $L_{Loop}$  ) is evaluated using <sup>[17]</sup>.

$$L_{Loop} = \frac{cb_n}{nB_R} \tag{1}$$

Here, c is the speed of light,  $b_n$  is number of bits stored in the fiber loop, n is the refractive index and  $B_p$ ,  $d_1$  is the refractive index in  $b_n$ .

 $B_R$  is the bit rate. Figure 3, shows the operating window of the OPS architectures which is divided into five separate regions. The lines drawn (on logarithmic scale) in Figure 3, are not to scale; they only represent the boundary of different regimes.



Fig. 2: Schematic of the operation window



Fig. 3: Schematic of the bounded regions

Table 3: List of Symbols

| Symbol               | Parameter                                             |  |
|----------------------|-------------------------------------------------------|--|
| N                    | Size of the Switch                                    |  |
| В                    | Hardware Buffer Space (size of buffer demux/splitter) |  |
| ho                   | Load                                                  |  |
| BL                   | Average Burst Length                                  |  |
| $B_R$                | Bit Rate                                              |  |
| $\sigma^{2}$         | Variance                                              |  |
| Q                    | Error Function                                        |  |
| $L_{EDFA}$           | EDFA Length                                           |  |
| Ι                    | Photo-current                                         |  |
| h, t                 | Head, tail fiber length                               |  |
| n                    | RefractiveIndex                                       |  |
| v                    | Frequency                                             |  |
| $b_n$                | Number of Bits                                        |  |
| $B_{e}$              | Electrical Bandwidth                                  |  |
| $B_o$                | Optical Bandwidth                                     |  |
| R                    | Responsivity                                          |  |
| $P_{in}$             | Input Power                                           |  |
| ${}_{\Delta\lambda}$ | Source Spectral Width                                 |  |
| h                    | Planck Constant                                       |  |

#### 2.2 Region-1

The region-1 of the figure shows the practical size limitations due to the minimum length constraints of the

loop that cannot be less than the summation of head and tail fiber length of the devices used to create buffer i.e.,

$$L_{\min} = \sum_{q=1}^{z} \left( h_q + t_q \right) \tag{2}$$

Here, 'h' and 't' represent the head and tail fiber lengths of the devices, while assuming 'z' devices in the buffer. If EDFA is used then minimum length of the buffer will be given by

$$L^{T}_{\min} = \sum_{q=1}^{z} (h_{q} + t_{q}) + L^{\min}_{EDFA}$$
(3)

Where  $L^{\min}_{EDFA}$  is the minimum length of EDFA to provide sufficient gain. Therefore,

$$L_{Loop} \ge L^{T}_{\min} \tag{4}$$

Which in turn limits the ratio  $B_R$  Therefore, at a given bit rate the minimum length of the loop decide the minimum possible storage. Moreover, minimum buffer length is also depends on the number of packets that need to be stored in the buffer using WDM technique.

Table 4: Length of the EDFA to provide the sufficient gain [17]

| Buffer Capacity (B) | Gain (G) | Length of EDFA |
|---------------------|----------|----------------|
| 4                   | 16.85 dB | 10 m           |
| 8                   | 21.75 dB | 11m            |
| 16                  | 26.65 dB | 14 m           |

As the number and size of the buffer components increase in a number of wavelengths that need to be

accommodated. Hence, to compensate comparatively larger loop loss the length of the EDFA has to be increased (refer Table 4) and in-turn increases loop length. Therefore, in case of fixed length packets comparatively smaller bit-rate can be supported.

## 2.3 Region-3

In most of the OPS architectures, each packet placed inside the buffer need to be controlled separately and for this separation, generally demux are used. In architecture A1, each port of the demux allows only one wavelength to pass through it. Hence, apparently the size of the buffer demux  $(1 \times B)$  decides the number of buffer wavelengths that can be accommodated in the  $(\lambda_1...\lambda_B)$ . hence, in the buffer single buffer wavelength corresponds to single packet storage. Therefore, as the number of buffer wavelengths increases, loss of the loop increases. The loss of the loop is compensate by EDFA to restore signal level and increases the maximum number of allowed recirculations. But the allowed re-circulations cannot be arbitrarily large as it is now limited by the ASE noise of the amplifier. Hence, effectively as the buffer space (decided by the port of the demux, hence B) increases, maximum number of allowed re-circulations (K)decreases. Here, a relation between B and K is obtained. In the optical communication, for Intensity modulated/Direct detection (IM/DD) system, under Gaussian noise approximation the expression for BER is given by <sup>[26]</sup>.

$$BER = Q \left[ \frac{I(1) - I(0)}{\sigma(1) + \sigma(0)} \right]$$
<sup>(5)</sup>

Where, Q(x) is error function which denote the probability that a zero mean unit variance Gaussian random variable exceeds the value x. Thus,

$$Q(x) = \frac{1}{\sqrt{2\pi}} \int_{x}^{\infty} e^{-\frac{y^{2}}{2}} dy$$
(6)

In the expression 5, I(1),  $\sigma(1)$  and I(0),  $\sigma(0)$  are the photocurrent and noise variances for bit '1' and '0' respectively.

Or,

$$Q^{-1} \left[ BER \right] = R \left[ \frac{P(1) - P(0)}{\sigma(1) + \sigma(0)} \right]$$
<sup>(7)</sup>

In loop buffer based architecture, the dominant noise is sig-ASE beat noise <sup>[17]</sup> hence the expression can be written as,

$$Q^{-1}[BER] = \left[\frac{P(K)}{2\sqrt{P(K)P_{sp}(K)\frac{B_e}{B_o}}}\right]$$
(8)

*P*(1)

while assuming extinction ratio P(0) as infinity and where P(K) and  $P_{sp} = K_{nsp} (G-1)hvB_o$  is the signal and noise power respectively, after K recirculations. Referring to Figure 1,  $A_{in}$  is loss of the input unit consist of TWC and combiner,  $A_{out}$  is loss of the output unit consist of demux only. Considering A is the loss of loop and G is the gain of the EDFA whereas,  $P_{in}$  is the input signal power. The above equation can be modified as,

$$4(Q^{-1}[BER])^{2} = \left[\frac{P_{in}A_{in}(AG)^{K}A_{out}}{Kn_{sp}(G-1)hvB_{e}A_{out}}\right]$$
(9)

In the loop buffer, the condition AG = 1, maximize the allowed re-circulations of the packet [17]. Thus,

$$K(G-1) = \left[\frac{P_{in}A_{in}}{4n_{sp}hvB_e(Q^{-1}[BER])^2}\right]$$
(10)

The bandwidth and bit rate of a digital signal are related but not equivalent. The relation between the two depends on the type of modulation scheme. The ratio of bit rate to the available bandwidth is referred to as the spectral efficiency. However, under an approximation for IM/DD system the  $B_e \sim B_R$  and at a constant input power and for a particular wavelength the term at the right hand side of the equation becomes a constant i.e.,

$$K(G-1)B_R = Const$$
<sup>(11)</sup>

For larger gain,

$$K \approx \frac{Const}{GB_R} \tag{12}$$

The gain of the amplifier placed in the buffer, is also depends on the buffer size, because buffer size depends on the size of components used to realize the buffer structure and thus gain (G) of the amplifier needs to be changed to maintain the condition AG = 1. Hence,

$$G = f(B) \tag{13}$$

Where, f(B) is a polynomial of *B*, Therefore,

$$K \approx \frac{Const}{f(B)_R} \tag{14}$$

Hence, *K* and *B* holds inverse relation. Thus, in the buffer once the condition B=NK is achieved then there will be no advantage of increasing the buffer space

beyond *B* say  $B_{opt}$ . As the additional buffer space B = -NK

 $B_{opt} - NK$  will remain effectively unused. The maximum number of allowed circulations can be increased by raising the power level of the signals, but at higher power levels, non-linear effects adversely affect the re-circulation count. Hence, selection of switch size (N) and buffering capacity (B) is not straight forward and, the buffering conditions (B, K) should be selected in such a way that minimum packet loss probability can be achieved as B and K are inversely related. Using, K = B/N the above expression can be written as,

$$\frac{B}{N} \approx \frac{Const}{f(B)B_R} \tag{15}$$

$$\frac{Bf(B)B_R}{Const} \approx N \tag{16}$$

One should note that as bit rate increases, thus the *const* cause's reduction of *B*. This explains the line separating region 2 and region 3.

#### 2.4 Region-4

Region - 4 of the figure is dispersion limited region. The maximum bit rate is limited by the dispersion and in the mathematical from for IM/DD system can be written as  $^{[27]}$ .

$$B_R L_t \left| D \right| \Delta \lambda \le 1 \tag{17}$$

Here,  $L_t$  is the total length traversed by the data in the buffer, |D| is the second order dispersion coefficient and  $\Delta\lambda$ , is the source spectral width. In terms of loop length  $(L_{Loop})$ , the total traversed length  $(L_t)$  can be written as  $L_t = KL_{Loop}$ . Here, K is the number of recirculations that data takes in the buffer with  $K_{max} = B$  as the maximum possible allowed recirculations can grew up to B re-circulations. By

as the maximum possible allowed re-  
circulations can grew up to 
$$B$$
 re-circulations. By  
combining Equation 1 and 17 it can be deduced that the  
maximum possible storage in terms of number of bits is:

$$b_n \le \frac{n}{B_R \left| D \right| \Delta \lambda} \tag{18}$$

One can observed that for a given |D| with increasing *B*, number of bits which can be stored are less. Once we increase *B* the  $B_R$  has to be reduced to satisfy Equation 17 as the traverse length  $(L_t)$  may increases due to the larger buffer space. This explains the negative slope as the line separating region 2 and 4.

#### 2.5 Region-5

Region-5 of the figure is both dispersion and loss limited.

#### 2.6 Region-2

The Region-2 of the Figure is allowed region which decide the size of the operating window. Therefore, switch architecture must be design in such a way that the operating conditions remain within the region 2.

#### **III.** Design Parameters and Motivation

#### 3.1 Design Constraints

Finally the boundaries equation for the different zones can be summarized as,

$$Zone \ 1-2 \ boundary = L_{Loop} \ge L_{\min}^{T}$$
(19)

The above equation state that the length of the loop cannot be less than certain minimum length, and depends on the length of the EDFA that can provide sufficient gain.

$$Zone 2-3 \ boundary = \frac{Bf(B)B_R}{Const} \approx N$$
(20)

This equation state that the scaling of the buffer is not straight forward, and there is a limit on the maximum possible buffering space at a given bit rate.

Zone 2-4 boundary = 
$$B_R L_t |D| \Delta \lambda \le 1$$
 (21)

These equations define the constraints due to the dispersion on the buffering capacity.

# 3.2 Motivation

The above equations define the fundamental guidelines for the design of loop buffer based optical packet switch architectures. The above equations are proof-of-concept that OPS architectures cannot be scaled arbitrarily. Overall, buffer hardware size is not

easily scalable due to the physical layer constraints. These constraints motivate us to design OPS architectures in such a way that within limited hardware space a large number of packets can be stored. One of the possible solution is that the different port of devices used in the buffer, must be capable of handling more than one wavelengths or in other words ports of the device are insensitive to the wavelengths.

## **IV.** Conclusions

In this paper, various major physical layer constraints (attenuation, dispersion, ASE noise and minimum length) are discussed, which may affect the performance of the fiber optical packet switch architectures, and it is shown that architectures can perform better in the bounded region only. And it is clearly explained that the multi-wavelength OPS architecture where the large number of packets (*NB*) can store and efficiently within the bounded region only.

#### References

- R. S. Tucker and W. D. Zhong., "Photonic packet switching: an overview," IEICE Trans. Commun., vol. E82 B, pp. 254-264, Feb. 1999.
- [2] N. Pleros et al., "All Optical Static RAM Cell with Read/Write functionality at 5 Gb/s", Proc. ECOC 2008, Brussels, Belgium, paper We.2.C.5, pp. 21-25 Sep. 2008.
- W. D. Zhong and R. S. Tucker, "A wavelength routing based photonic packet buffer and its application in photonic packet switching systems," J. Lightw. Technol., vol. 16, no. 8, pp. 1737-1745, Oct. 1998.
- [4] D. K. Hunter et al., "WASPNET: A wavelength switched packet network," IEEE Commun. Magazine, vol. 37, no. 3, pp. 120-129, Mar. 1999.
- [5] K. Sasayama et al., "FRONTIERNET: Frequency routing type time division interconnection network," J. Lightw. Technol., vol. 15, no. 10, pp. 417- 429, Mar. 1997.
- [6] Y. Shimazu and M. Tsukada,"Ultrafast photonic ATM switch with optical output buffers," J. Lightw. Technol., vol. 10, no. 2, pp. 265-272, Feb. 1992.
- [7] G. Bendelli et al.,"Photonic ATM switch based on multi-wavelength fiber loop buffer," OFC'95, vol. 8, pp. 141-142, Feb.1995.
- [8] N. Verma, R. Srivastava and Y. N. Singh, "Novel design modification proposal for all optical fiber loop buffer switch," in 2002 Proc. Photonics Conf., p. 181.

- [9] Y. N. Singh, A. Kushwaha and S. K. Bose, "Exact and approximate modeling of an FLBM-based all optical packet switch," J. Lightw. Technol., vol. 21, no. 3, pp. 719-726, Mar. 2003.
- [10] F. S. Choa et al.,"An optical packet switch based on WDM technologies," J. of Lightw. Technol., vol. 23, no. 3, pp. 994-1013, Mar. 2005.
- [11] H. Nakazima, "Photonic ATM switch based on a multi wavelength fiber loop buffer," CSELT tech. Rep. vol. 23, pp. 331-335, 1995.
- [12] R. Srivastava, R. K. Singh and Y. N. Singh, "Regenerator based fiber optic loop memory," in Proc. IEEE TENCON- 07, paper no.WeOE-O2.3.
- [13] R. Takabashi et al., "Photonic random access memory for 40- Gbps 16-b burst optical packets," IEEE Photon Technol. Lett. vol. 16, no. 4, pp. 1185-1187, Apr. 2004.
- [14] R. Srivastava, R. K. Singh and Y. N. Singh, "WDM based optical packet switch architectures," OSA J. of Optical Networking, vol. 7, no. 1, pp. 94-105, Jan 2008.
- [15] C. Guillernot et al., "Transparent optical packet switching: the European ACTS KEOPS project approach," J. Lightw. Technol. vol. 16, no. 12, pp. 2117-2134, Dec.1998.
- [16] M. C. Chia et al.,"Packet Loss and Delay Performance of Feedback and Feed-Forward Arrayed-Waveguide Gratings-Based Optical Packet Switch with WDM Inputs-Outputs," J. Lightw.Technol., vol. 19, no. 9, pp. 1241 -1254, Sep. 2001.
- [17] R. K. Singh, R. Srivastava and Y. N. Singh, \Wavelength division multiplexed loop buffer memory based optical packet switch," Optical and Quantum Electronics, vol. 39, no. 1 pp. 15-34, Jan. 2007.
- [18] A. Pattavina, Multi-wavelength switching in IP optical nodes adopting different buffering strategies," Optical Switching and Networking, vol. 1, no. 1 pp. 65-75, Jan. 2005.
- [19] D. K. Hunter et al., "SLOB: A switch with large optical buffer for packet switching," J. Lightw. Technol., vol. 16, no. 10, pp. 1725-1736, Oct. 1998.
- [20] Z. Hass,"he staggering switch: an electronically controlled optical packet switches," J. Lightw. Technol., vol. 11, no. 5/6, pp.925-936, May/Jun. 1993.
- [21] F. Callegati et al., "Scheduling algorithms for a slotted packet switch with either fixed or variable length packets", Photonic Networks Communications, vol. 8, no. 2, pp. 163-176, Sep. 2004.

- [22] R. Srivastava, R. K. Singh, Y. N. Singh, "Design Analysis of Optical Loop Memory," J. of Lightw. Technology, 27, 4821- 4831 (2009).
- [23] R. Srivastava and Y. N. Singh, "Fiber Optic Loop Buffer Switch Incorporating 3R Regeneration," Journal of Optical Switching and Networking, Vol. 42, no.5, pp 297-311, May 2011.
- [24] R. Srivastava, R. K. Singh and Y. N. Singh, "Performance evaluation of fiber optic loop buffer switch", Photonics 2006, Hyderabad, India, Dec 2006.
- [25] R. Srivastava, R. K. Singh, V. Mangal, Y. N. Singh, "A modified photonic switch architecture based on fiber loop memory," IndiCon 2006, Delhi, 14-15 Sept 2006.
- [26] N. A. Olsson, "Lightwave systems with optical amplifiers," J. Lightw. Technol., vol.7, no.7,pp. 1071-1082, Jul.1989.
- [27] E. F. Burmeister, D. J. Blumenthal and J. E. Brown, "A comparison of optical buffering technologies," J. of Optical Switching and Networking, vol. 5, no. 1, pp. 10-18, Mar. 2008.

#### **Author's Profiles**



# Mr. Devesh Pratap Singh

Mr. Devesh Pratap Singh received the B. Tech. degree in Electronic and Communication from U.P. Technical University, U.P, India, in 2009, he is currently pursuing his M.

Tech in Wireless Communication & Sensor Networking at B.B.D. University, Lucknow(U.P), India. He has been associated with Dr. Rajiv Srivastava from last three years as a photonic research group head. his research interests focus on the photonic packet switching, optical networks and wireless communication networks.

How to cite this paper: Devesh Pratap Singh,"The Major Physical Layer Constraints of Fiber Optical fiber Packet Switch Architectures", International Journal of Information Technology and Computer Science(IJITCS), vol.5, no.6, pp.50-56, 2013. DOI: 10.5815/ijitcs.2013.06.07