Work place: Department of Electronics Engineering, Lucknow, India Institute of Engineering and Technology
E-mail: theprateek@yahoo.in
Website:
Research Interests: Computational Science and Engineering, Computational Engineering, Engineering
Biography
Er. Prateek Agrawal received his B. Tech. degree in electronics and communication from Hindustan Institute of Technology, Greater Noida, India in 2012 and currently pursuing his M. Tech degree in Microelectronics Engineering from Institute of Engineering and Technology, Lucknow, India. His current research interests lie in the field of high speed nanotechnology, Quantum Dots and CMOS design.
By Prateek Agrawal S.R.P.Sinha Neeraj Kumar Misra Subodh Wairya
DOI: https://doi.org/10.5815/ijmecs.2016.08.02, Pub. Date: 8 Aug. 2016
Quantum-dot Cellular Automata is an alternative to CMOS technology for the future digital designs. When compared to its CMOS counterpart, it has extremely low power consumption, as there is no current flow in cell. The methodology of parity generator and checker is based on the parity generation and matched it at the receiver end. By using the parity match bits, the error in circuit can be sensed. In this paper, novel parity generator and detector circuit are introduced. The circuit is designed in single layer, minimum clock and minimum latency, which is achieved in QCA framework. The proposed circuits are better than the existing in terms of clock cycle delay, cell complexity and clock cycle utilize. The simulation of presented cell structures have been verified using QCA designer tool. In addition, QCA Probabilistic (QCAPro) tool is used to calculate the minimum, maximum and average energy dissipation aspect in proposed QCA circuit. Appropriate comparison table and power analysis is shown to prove that our proposed circuit is cost effective.
[...] Read more.Subscribe to receive issue release notifications and newsletters from MECS Press journals