Work place: Dept. of Electronics and Communication Engg, Delhi Technological University, Bawana Road, Delhi, 110042, India
E-mail: saurabhguptadtu@gmail.com
Website:
Research Interests: Parallel Computing, Computer Architecture and Organization, Computer systems and computational processes
Biography
Saurabh Gupta is a student in 4th year at Delhi Technological University pursuing Bachelors in Electronics & Communication Engineering. His research interests include parallel computing and computer architecture.
DOI: https://doi.org/10.5815/ijigsp.2015.08.03, Pub. Date: 8 Jul. 2015
The paper presents a design scheme to provide a faster implementation of multiplication of two signed or unsigned numbers. The proposed scheme uses modified booth's algorithm in conjunction with barrel shifters. It provides a uniform architecture which makes upgrading to a bigger multiplier much easier than other schemes. The verification of the proposed scheme is illustrated through implementation of 16x16 multiplier using ISIM simulator of Xilinx Design Suite ISE 14.2. The scheme is also mapped onto hardware using Xilinx Zynq 702 System on Chip. The performance is compared with existing schemes and it is found that the proposed scheme outperform in terms of delay.
[...] Read more.Subscribe to receive issue release notifications and newsletters from MECS Press journals